# **Optimized design of BCD adder and Carry skip BCD adder using reversible logic gates**

H R Bhagyalakshmi

E&C Department BMS College of Engineering, Bangalore, Karnataka, India

M K Venkatesha

E&C Department RNS Institute of Technology Bangalore, Karnataka, India

Abstract: Reversible logic is very essential for the construction of low power, low loss computational structures which are very essential for the construction of arithmetic circuits used in quantum computation, nano technology and other low power digital circuits. In the present paper an optimized and low quantum cost one digit BCD adder and an optimized one digit carry skip BCD adder using new reversible logic gates are proposed. The proposed work is best compared to the other existing circuits.

Keywords— Reversible logic circuits, reversible BCD adder, carry skip BCD adder, quantum computing.

## I. INTRODUCTION

Reversible logic has received great attention in the recent years due to its ability to reduce the power dissipation. Quantum arithmetic components need reversible logic circuits for their construction. Reversible logic circuits find wide application in low power digital design, DNA computing, quantum computing and nanotechnology. In 1960 R.Landauer demonstrated that high technology circuits and systems constructed using irreversible hardware results in energy dissipation due to information loss. According to Landauer's principle, the loss of one bit of information dissipates kTln2 joules of energy where k is the Boltzmann's constant and T is the absolute temperature at which the operation is performed [1]. Later Bennett, in 1973, showed that in order to avoid kTln2 joules of energy dissipation in a circuit it must be built from reversible circuits [2].

A reversible logic gate is an n-input, n-output logic device with one-to-one mapping. Reversible circuits are constructed using reversible logic gates. These reversible circuits not only produce unique output vector from each input vector but also the input can be reconstructed from the outputs. A reversible circuit should be designed using a minimum number of reversible gates. Fan-out and loops are not allowed in reversible logic circuits [3]. However fan-out and feedback can be achieved by using additional gates.

The complexity and performance of the circuit is decided on the following parameters [4, 5, and 7].

(i) Garbage outputs: The number of unused outputs present in the reversible logic circuit.

(ii) Number of reversible gates: Total number of reversible gates used in the circuit.

(iii) **Delay:** Maximum number of unit delay gates in the path of propagation of inputs to outputs. It represents the total number of reversible gates used between the primary inputs and the outputs of a reversible logic circuit.

(iv) **Constant inputs:** The number of inputs which are maintained constant at 0 or 1 in order to get the required function. They are necessary to synthesize a reversible function.

(v) **Quantum cost:** The number of 1x1 or  $2 \ge 2$  reversible logic gates used in the quantum equivalent of the reversible circuit.

The synthesis of a reversible logic circuit should have following optimization parameters [4-18]:

- minimum number of gates
- minimum number of garbage outputs
- minimum number of constant inputs
- minimum delay

# H R Bhagyalakshmi et al. / International Journal on Computer Science and Engineering (IJCSE)

Decimal addition plays an important role in various microprocessors and other future computing circuits. Therefore circuits designed to perform decimal addition using binary methods must be fast and must incorporate the required correction to produce accurate decimal sum. The present paper proposes an optimized design of a BCD adder and a carry skip BCD adder using new reversible logic gates. The proposed 1 digit BCD adder is constructed using a minimum number of reversible logic gates and it produces the least number of garbage outputs compared to other exisiting circuits and therefore it can used to build more complex arithmetic circuits using reversible logic gates.

This paper is organized as follows: Section II gives the brief introduction to some of the important basic reversible logic gates. In Section III the new gates used in the proposed design of BCD and carry skip BCD adder circuits are explained. In Section IV, the conventional 1 digit BCD adder and 1 digit carry skip BCD adder circuit and its implementation using new reversible gates are described. Section V gives the reversible logic implementation of the proposed designs of these adders. Section VI gives the results and discussion and also the comparison of proposed design with other existing circuits. Finally Section VII concludes with a scope for further research.

# II. REVERSIBLE LOGIC GATES

At present there are many 3x3 reversible logic gates such as Fredkin gate, Toffoli gate, Double Feynman gate, Peres gate [3-8]. The quantum cost of each reversible logic gate is an important optimization parameter [7]. The quantum cost of a 1x1 reversible gate is assumed to be zero. The quantum cost of a 2x2 reversible logic gate is taken as unity. The quantum cost of other reversible gates is calculated by counting the number of V, V<sup>+</sup> and CNOT gates present in their quantum circuit. V is the square root of NOT gate and V<sup>+</sup> is its hermitian. The V and V<sup>+</sup> quantum gates have the following properties:

$$V * V = NOT$$
(1)  

$$V * V^{+} = V^{+} * V = 1$$
(2)  

$$V^{+} * V^{+} = NOT$$
(3)

Important reversible logic gates are,

**Feynman gate:** Fig.1 shows a 2 x2 Feynman gate [3]. The input vector is I (A, B) and the output vector is O (P, Q) and the relation between input and output is given by P=A,  $Q = A \oplus B$ . Since it is a 2 x 2 gate, it has a quantum cost of 1 [8]. It is used to copy the input without producing garbage bits.



Fig .1 Feynman gate and its quantum implementation

**Double Feynman gate (F2G):** Fig. 2 shows a 3 x 3 Double Feynman gate [4]. The input vector is I (A,B,C) and the output vector is O(P,Q,R) and output is defined by P = A,  $Q = A \oplus B$ ,  $R = A \oplus C$ . Quantum cost of Double Feynman gate is 2.



Fig. 2 Double Feynman gate and its quantum implementation

**Toffoli gate (TG):** Fig. 3 shows a 3 x 3 Toffoli gate [5]. The input vector is I (A, B, C) and the output vector is O (P, Q, R) and output is defined by P = A, Q = B,  $R = AB \oplus C$ .



Fig.3 Toffoli gate and its quantum implementation

**Fredkin Gate (FG):** Fig 4 shows a 3 x 3 Fredkin gate [4]. The input vector is I (A, B, C) and the output vector is O (P, Q, R). The output is defined by P=A, Q=A'B $\oplus$ AC and R=A'C $\oplus$ AB. Quantum cost of a Fredkin gate is 5.



Fig.4 Fredkin gate and its quantum implementation

**Peres Gate (PG):** Fig 5 shows a 3x3 Peres gate [6]. The input vector is I (A, B, C) and the output vector is O (P,Q, R). The output is defined by P = A,  $Q = A \oplus B$  and  $R = AB \oplus C$ . Quantum cost of a Peres gate is 4. In the proposed design Peres gate is used because of its lowest quantum cost.



Fig.5 Peres gate and its quantum implementation

## **III.** PROPOSED REVERSIBLE GATES

**Double Peres gate (DPG)**: Fig 6 shows a Double Peres Gate. The input vector is I (A, B, C, D) and the output vector is O (P, Q, R, S). P = A, Q = A $\oplus$ B, R = A $\oplus$ B $\oplus$ D and S= (A $\oplus$ B) D  $\oplus$ AB $\oplus$ C. The full adder using DPG is obtained with C=0 and D= C<sub>in</sub> and its quantum cost is equal to 6 from [9] and is similar to PFAG [11, 12, 21].



(a) Double Peres gate

(b) Quantum implementation of Double Peres gate as a full adder

Fig.6 Double Peres gate and its quantum implementation

**SCLgate (SCLG)**: Fig.7 shows a 4 x 4 SCL gate [12]. The input vector is I(A,B,C,D) and the output vector is O(P,Q,R,S) and the relation between input and output is given by,



There is a one-to-one mapping between inputs and outputs of SCL gate and it can be used to add 6 to the sum in order to correct it to get the correct BCD sum [12]. In the present paper SCL gate (Six Correction Logic) is used for the required correction in the BCD addition.

In a BCD adder, the correction logic which generates the Cout is given by,

$$C_{out} = S_3 S_2 + S_3 S_1 + C_4 \tag{4}$$

The above equation can also be expressed without changing its functionality into,

$$\mathbf{C}_{\text{out}} = \mathbf{C}_4 \oplus \mathbf{S}_3 \left( \mathbf{S}_2 + \mathbf{S}_1 \right) \tag{5}$$

The proposed SCL gate gives the required correction logic at the output  $S=C_{out}$  and also passes the inputs A= S3, B=S2 and C=S1 to P, Q and R respectively as shown in fig.8, thereby avoiding the fan-out problem present in the BCD adder and carry skip adder circuit given in the paper [14-17].





# IV CONVENTIONAL BCD ADDER AND CARRY SKIP BCD ADDER

## a) Conventional BCD adder

Fig 9 and Fig.10 shows the conventional one digit BCD adder and one digit Carry skip BCD adder circuits.



Fig.9 One digit BCD adder

The correction logic circuit adds 6 to the sum obtained from the first adder to generate the correct BCD sum following the rules of BCD addition.

# b) Conventional Carry skip adder

The circuit is as shown in fig 10. It uses two four bit adders, carry skip logic circuit and a correction logic circuit. The carry skip BCD adder is faster than the above BCD adder as it skips the propagation of carry input if Z=1. The carry propagate input  $Z = Z_0.Z_1.Z_2.Z_3$  is generated at the output of a 4-input AND gate where  $Z_0 = (A_0 \oplus B_0)$ ,  $Z_1 = (A_1 \oplus B_1)$ ,  $Z_2 = (A_2 \oplus B_2)$  and  $Z_3 = (A_3 \oplus B_3)$ . When Z=1, the carry input  $C_{in}$  is propagated to reach  $C_{out}$ , otherwise it is skipped without propagating through the full adders. If Z=0,  $C_4$  is propagated to  $C_{out}$ . Also whenever  $C_{out} = 1$ , correction logic adds 6 to the sum to generate the correct BCD sum as per rules of BCD addition.



Fig.10 One digit Carry skip BCD adder

# IV REVERSIBLE LOGIC IMPLEMENTATION OF ADDERS

#### *a)* One digit BCD adder using reversible logic gates:

The BCD adder can be constructed using reversible gates. The proposed BCD adder uses Double Peres gates for the construction of 4-bit parallel adder to add two BCD inputs. The total number of garbage outputs generated from the reversible parallel adder is equal to eight as shown in fig.11.



Fig.11 4 bit parallel adder using DPG gates

The overflow detection uses one SCL gate. The second adder which should add six (0110) in order to get correct BCD sum need not be a 4bit parallel adder but instead it can be constructed using one Peres gate, one DPG gate and one Feynman gate similar to the existing designs which adds 011 to  $S_3S_2S_1$  to produce  $\Sigma_3 \Sigma_2 \Sigma_1$  [10, 16-17]. The Peres gate is used to add  $S_1$  with  $C_{out}$  to produce final  $\Sigma_1$  and a carry which is given to one DPG gate used as a full adder to produce final  $\Sigma_2$ . Then the final sum bit  $\Sigma_3$  is obtained by using one Feynman gate. So the BCD sum is  $\Sigma_3 \Sigma_2 \Sigma_1 \Sigma_0$ . The complete BCD adder is as shown in the fig.12.

In the proposed design double Peres gates are preferred since the quantum cost of a single DPG is 6[11]. The total number of garbage outputs is reduced to 10 and is the least number obtained so far compared to that obtained from other existing circuits [12-17]. Also the quantum cost of the overall circuit is minimum as compared to the other designs [12-17] because of the use of double Peres gates for the construction of adders of the BCD adder circuit.



Fig.12 One digit BCD adder using reversible logic gates

# b) One digit Carry skip BCD adder using reversible logic gates

The circuit can be divided into three blocks.

- (i) Adder-1 and XOR-AND4 block which outputs  $C_{in}$ , C4, Z along with S3, S2, S1 and  $\Sigma_0$  shown in fig.13 and is represented in this paper as a single block shown in fig.14.
- (ii) AND-OR and Correction logic circuit block which outputs  $P = ZC_{in}+C_4$  and  $C_{out} = P \oplus S_3 (S_2 + S_1)$  shown in fig 15.
- (iii) Adder-2 block which adds 110 to S3, S2 and S1 whenever  $C_{out} = 1$  and outputs the corrected BCD  $\Sigma_3 \Sigma_2 \Sigma_1 \Sigma_0$  shown in fig 16.



Fig 13. Adder-1 and XOR-AND4 Block



Fig.14. Adder-1 and XOR-AND4 block



Fig.15.AND-OR and Correction logic circuit block



The proposed optimized circuit of a Carry skip BCD adder is as shown in fig 17.



Fig.17. An Optimized Carry skip BCD adder circuit

Design details of Carry skip BCD adder:

**1. Four bit parallel adder:** The 4 bit parallel adder is constructed using DPG gates since it has lowest quantum cost. Also the XOR of the operand bits is readily available at one of its output which is very much required for the generation of carry propagate signal. So the total number of garbage outputs from the adder is only 4.

**2. XOR gates and an AND gate:** In the present circuit the function of four XOR gates is achieved without using any extra reversible gates since the XOR of the operands is available at the outputs of the DPG adder block. This produces 4 garbage outputs from the adder block. However the AND of these  $Z_0$ ,  $Z_1$ ,  $Z_2$  and  $Z_3$  is obtained by using three Peres gates. The quantum cost is reduced it is known that the quantum cost of a Peres gate is 4 [6, 19].

**3. OR gate and an AND gate block:** AND-OR of  $ZC_{in}$  and  $C_4$  is obtained using a Fredkin gate which outputs  $P = ZC_{in}+C_4$ .

**4.** C<sub>out</sub> generation: This is generated using a new gate SCL gate which outputs  $C_{out} = P \oplus S_3 (S_2 + S_1)$  along with  $S_3$ , S2 and S1. These can be used as inputs to the next gates to correct the BCD sum.

5. Also the second adder which should add six in order to correct and convert the sum to BCD sum need not be a 4bit parallel adder but instead it can be constructed using one Peres gate, one DPG gate and one Feynman gate similar to the existing designs [16-17, 20]. The Peres gate is used to add S1 with Cout to produce final  $\Sigma_1$  and a carry which is given to one DPG gate used as a full adder to produce final  $\Sigma_2$ . Then the final sum bit  $\Sigma_3$  is obtained by using one Feynman gate. So the BCD sum is  $\Sigma_3 \Sigma_2 \Sigma_1 \Sigma_0$ .

## VI RESULTS AND DISCUSSION

## (a) BCD adder

Several researchers have proposed the 4 bit parallel adder which is constructed using different reversible full adder gates [14-17].

In [14] 3 New gates [NG] for the correction logic circuit and 8 TSG gates for the adders are used for the construction of reversible implementation of BCD adder. This reduces the number of gates but in this paper fanout is not taken into account which when considered will increase the number of gates more than 11. This produces 22 garbage outputs with 11 constant inputs.

In [15] BCD adder is constructed using 23 reversible gates. One bit Full adder cell is realized using one NG and one PG gate which produce 2 garbage outputs. So a 4bit adder produces 8 garbage outputs and requires 8 reversible logic gates. The six correction logic is obtained using 3 TG with six garbage outputs. Also, it uses 4 FG for fan-out purpose. So the circuit of [15] uses a total of 23 reversible logic gates with 22 garbage outputs.

In [16] BCD adder is constructed using 23 reversible gates. One bit Full adder cell is realized using one NG and one NTG gate which produce 2 garbage outputs. So a 4bit adder produces 8 garbage outputs and requires 8 3\*3 reversible logic gates. The six correction logic is obtained using three NG with six garbage outputs. Also it uses 4 FG far fan-out purpose. The circuit of [16] uses a total of 23 reversible logic gates with 22 garbage outputs and requires 17 constant inputs.

In [17] the BCD adder is realized using 8 HNGs along with one HNFG and one FG for fan-outs. It also uses 2 NGs, one TG and one FG for the implementation of the correction logic. This uses a total of 14 reversible gates and it produces 22 garbage outputs with 17 constant inputs in the complete circuit.

The implementation given in [18] uses two Fredkin gates and one Toffoli gate for the correction logic and also it uses a 4 bit parallel adder constructed using four TSGs. It also uses a combination of one FG, one PG and a TSG for the adder which adds the  $c_{out}$  to the sum in order to generate the final BCD sum. This implementation requires a total of 10 reversible logic gates and it produces a total number of 11 garbage outputs (including the garbage from the correction circuit) with 7 constant inputs.

The implementation given in [19] uses two Fredkin gates and one Toffoli gate for the correction logic and also it uses a 4bit parallel adder constructed using four MTSGs. It also uses a combination of one FG, one PG and a MTSG for the adder which adds the  $c_{out}$  to the sum in order to generate the final BCD sum. This implementation requires a total of 10 reversible logic gates and it produces a total number of 11 garbage outputs (including the garbage from the correction circuit) with 7 constant inputs. The advantage of using this design over that given in [18] is that the quantum cost of MTSG is less than the quantum cost of TSG [19].

The proposed design uses a DPG gate whose quantum cost is same as MTSG. However the number of reversible logic gates used in the proposed design is only 8 with number of garbage outputs 10 which is minimum as compared to the some of the designs. So the proposed design is a much optimized circuit. It uses a new gate specially designed for the correction logic circuit of a one bit BCD adder [12].

The comparative studies of different designs of BCD adders are presented in the form TABLE-I.

| BCD<br>adder                    | No of gates | No of garbages | Constant inputs | Delay |
|---------------------------------|-------------|----------------|-----------------|-------|
| Paper(14)<br>Without<br>fan-out | 11          | 22             | 11              | 10    |
| Paper(15)                       | 23          | 22             | 17              | 21    |
| Paper(16)                       | 23          | 22             | 17              | 21    |
| Paper(17)                       | 14          | 22             | 17              | 13    |
| Paper[18]                       | 10          | 10             | 7               | 10    |
| Paper[19]                       | 10          | 10             | 7               | 10    |
| Proposed<br>Design              | 8           | 10             | 6               | 8     |

TABLE-I: Comparison of BCD adders

#### (b) Carry skip BCD adder

Several designs existing in the literature are discussed and compared with the proposed design [14-17].

In [14] 3 New gates [NG] for the correction logic circuit and 8 TSG gates for the adders (for both adder-1 and adder-2 blocks) are used for the construction of reversible implementation of BCD adder. This reduces the number of gates but in this paper fan-out is not taken into account which when considered will increase the number of gates more than 15. This produces 27 garbage outputs with 11 constant inputs. The multiple fan-outs are not permitted in the synthesis of a reversible logic circuit.

The implementation given in [18] uses two Fredkin gates and one Toffoli gate for the correction logic and a 4 bit parallel adder constructed using four TSGs and a FG to fan out  $C_{in}$ . It uses a combination of one FG, one PG and a TSG for the adder-2 block which adds the  $c_{out}$  to the sum in order to generate the final BCD sum. Also to generate block generation bit P three FRGs are used. Finally to generate cout and to fan-out three sum bits another three FRGs and a TG are used. This implementation requires a total of 15 reversible logic gates and it produces a total number of 14 garbage outputs (including the garbage from the correction circuit) with 11constant inputs with a delay of 10units.

The implementation given in [19] uses two Fredkin gates and one Toffoli gate for the correction logic and also it uses a 4bit parallel adder constructed using four MTSGs. It also uses a combination of one FG, one PG and a MTSG for the adder-2 block which adds the  $c_{out}$  to the sum in order to generate the final BCD sum. Also to generate block generation bit P three FRGs are used. Finally to generate  $c_{out}$  and to fan-out three sum bits another three FRGs and a TG are used. This implementation requires a total of 15 reversible logic gates and it produces a total number of 14 garbage outputs (including the garbage from the correction circuit) with 11 constant inputs with a delay of 10 units. The advantage of using this design over that given in [18] is that the quantum cost of MTSG is less than the quantum cost of TSG [19].

The proposed design uses a DPG gate whose quantum cost is same as MTSG. Three Peres gates are used to generate Z which further reduces the quantum cost. However, the number of reversible logic gates used in the proposed design is reduced to 13 which is minimum as compared to the other existing designs. This produces 14 garbage outputs similar to the other designs. So it is observed that the proposed design is a much optimized circuit than the existing ones.

The comparative studies of various designs of carry skip BCD adders are presented in TABLE-II.

| Carry<br>skip BCD<br>adder      | No of gates | No of<br>garbages | Constant inputs | Delay |
|---------------------------------|-------------|-------------------|-----------------|-------|
| Paper(14)<br>without<br>fan-out | 15          | 27                | 15              | 12    |
| Paper(18)                       | 15          | 14                | 11              | 10    |
| Paper(19)                       | 15          | 14                | 11              | 10    |
| Proposed<br>Design              | 13          | 14                | 10              | 10    |

TABLE-II: Comparison of Carry skip BCD adders

# VII CONCLUSIONS

In this paper an optimized one digit BCD adder and an optimized one digit carry skip BCD adder are presented. The design is very useful for future computing techniques like ultra low power digital circuits and quantum computers. It is shown that the proposal is highly optimized in terms of the number of reversible logic gates, the number of garbage outputs and the delay involved.

This delay is used in calculating the delay involved in an N-digit BCD adder. The delays involved in various circuits in the existing papers [14-19] are calculated on the similar lines. This delay analysis results in only approximate values as there are different types of gates used in the circuits of various papers.

The analysis of various implementations discussed is tabulated in Table-I and Table-II. It gives the comparison of the different designs in terms of the important design parameters like the number of reversible gates, number of garbage outputs, and the number of constant inputs in addition to the delay parameter. From the table it is observed that the present proposal uses the least number of gates producing the least number of garbage outputs and has the minimum gate delay compared to other design methods. Also the design uses DPG gates for the construction of adders which greatly reduces the total cost of the circuit. Because of these optimization parameters the overall cost of the circuit will be reduced. Using this one digit BCD adder, N-digit BCD adders can be constructed. The design method is definitely useful for the construction of future computers and other computational structures. Optimization of other computational circuits is under investigation as a future work.

## ACKNOWLEDGMENT

The authors wish to thank the ECE Department of BMS College of Engineering, Bangalore, Karnataka, India, for supporting this work.

#### REFERENCES

- R. Landauer, "Irreversibility and Heat Generation in the Computational Process", IBM Journal of Research and Development, 5, pp. 183-191, 1961
- [2] C.H. Bennett, "Logical Reversibility of Computation", IBM J.Research and Development, pp. 525-532, November 1973.
- [3] R. Feynman, "Quantum Mechanical Computers," Optics News, Vol.11, pp. 11–20, 1985.
- [4] B. Parhami; "Fault Tolerant Reversible Circuits" Proc. 40th Asilomar Conf. Signals, Systems, and Computers, Pacific Grove, CA, Oct.2006.
- [5] T. Toffoli., "Reversible Computing", Tech memo MIT/LCS/TM-151, MIT Lab for Computer Science 1980.
- [6] A. Peres, Reversible logic and quantum computers, Physical Review A 32 (6) (1985) 3266–3276.
- [7] M. Mohammadi and M. Eshghi. On figures of merit in reversible and quantum logic designs. *Quantum Information Processing*, 8(4):297–318, Aug. 2009.
- [8] Majid Mohammadi, Mohammad Eshghi, Majid Haghparast and Abbas Bahrololoom, (2008) "Design and Optimization of Reversible BCD Adder/Subtractor Circuit for Quantum and Nanotechnology Based Systems", World Applied Sciences Journal, vol. 4, no. 6, pp. 787-792.

- [9] W. N. N. Hung, X. Song, G. Yang, J. Yang, and M.Perkowski, "Optimal Synthesis of Multiple Output Boolean Functions Using a Set of Quantum Gates by Symbolic Reachability Analysis", IEEE Trans.Computer-Aided Design, Vol. 25, No. 9, pp.1652-1663, Sep 2006
- [10] J. A. Smolin, D. P. Di Vincenzo, "Five Two-Bit Quantum Gates are Sufficient to Implement the Quantum Fredkin Gate," Physical Review A, 53, 1996, pp. 2855-2856.
- [11] M.S. Islam et al., "Low cost quantum realization of reversible multiplier circuit", Information technology journal, 8 (2009) 208.
- [12] H.R.Bhagyalakshmi and M.K.Venkatesha, 'Optimized reversible BCD adder using new reversible logic gates', Journal of Computing, Volume 2, Issue 2, February 2010, ISSN 2151-9617 arXiv:1002.3994v1.
- [13] W. N. N. Hung, X. Song, G. Yang, J. Yang and M. Perkowski, "*Quantum Logic Synthesis by Symbolic Reachability Analysis*", Proc. 41st annual conference on Design automation DAC, pp.838-841, January 2004
- [14] Thapliyal H., S. Kotiyal, M. B. Srinivas, 2006.Novel BCD adders and their reversible logic implementation for IEEE 754r format. Proceedings of the 19<sup>th</sup> International Conference on VLSI Design, 3-7 Jan 2006.
- [15] H.M.H. Babu, A.R. Chowdhury, Design of a Compact Reversible binary coded decimal adder circuit, Elsevier J. Syst. Archit. 52 (5) (2006) 272–282.
- [16] Hafiz Md. Hasan Babu and A. R. Chowdhury, "Design of a Reversible Binary Coded Decimal Adder by Using Reversible 4-bit Parallel adder", VLSI Design 2005, pp-255-260, Kolkata, India, Jan 2005.
- [17] Haghparast M. and K. Navi, 2008. A Novel reversible BCD adder for nanotechnology based systems. Am. J. Applied Sci., 5 (3): 282-288.
- [18] Ashis Kumer Biswas, Md. Mahmudul Hasan, Moshaddek Hasan, Ahsan Raja Chowdhury, Hafiz Md. Hasan Babu: A Novel Approach to Design BCD Adder and Carry Skip BCD Adder. VLSI Design 2008: 566-571.
- [19] A. K. Biswas, M. M. Hasan, A. R. Chowdhury, and H. M. Hasan Babu. Efficient approaches for designing reversible binary coded decimal adders. *Microelectronics Journal*. 39(12): 1693-1703, 2008
- [20] James, R.K.; Shahana, T.K.; Jacob, K.P.; Sasi, S. "A New Look at Reversible Logic Implementation of Decimal Adder", System-on-Chip, 2007, The International Symposium on System-on-Chip Tampere, Finland Nov 20-22, 2007 Year 2007.
- [21] H.R.Bhagyalakshmi, M.K.Venkatesha, 'An Improved design of a multiplier using reversible logic gates', International Journal of Engineering Science and Technology, Vol. 2(8), 2010, 3838-3845.

# **AUTHORS PROFILE**

**H.R.Bhagyalakshmi** received her B.E.degree in Electronics and communication Engineeering from Bangalore University, Karnataka, India, in 1985. Later on obtained the ME degree in Electronics in 1995 from Bangalore University, Karnataka.Currently she is an assistant professor in the department of Electronics and Communication B.M.S College of engineering, Bangalore. She is pursuing her Ph.D in Visvesvaraya Technological University, Belgaum, Karnataka.Her research interests include Digital circuits and logic design, Reversible logic circuits, advanced computing techniques.

**M.K.Venkatesha** received his B.E degree in Electronics and Communication engineering from University of Mysore, Karnataka, India. He completed his Post Graduation from the University of Manitoba, Canada, on a Manitoba Hydro Fellowship. He is a J C Bose Gold Medalist. He obtained his Ph.D in 1998 from University of Mysore, Karnataka. Currently he is heading R.N.S Institute of Technology, Bangalore, Karnataka, India. His research interests include digital signal processing, power electronics, digital circuits and logic design.